# Introduction to Logic Circuits & Logic Design with VHDL Brock J. LaMeres Third Edition # Introduction to Logic Circuits & Logic Design with VHDL ## Introduction to Logic Circuits & Logic Design with VHDL 3<sup>RD</sup> EDITION **Brock J. LaMeres** Brock J. LaMeres Department of Electrical & Computer Engineering Montana State University Bozeman, MT. USA ISBN 978-3-031-42546-2 ISBN 978-3-031-42547-9 (eBook) https://doi.org/10.1007/978-3-031-42547-9 © The Editor(s) (if applicable) and The Author(s), under exclusive license to Springer Nature Switzerland AG 2017, 2019, 2024 This work is subject to copyright. All rights are solely and exclusively licensed by the Publisher, whether the whole or part of the material is concerned, specifically the rights of translation, reprinting, reuse of illustrations, recitation, broadcasting, reproduction on microfilms or in any other physical way, and transmission or information storage and retrieval, electronic adaptation, computer software, or by similar or dissimilar methodology now known or hereafter developed. The use of general descriptive names, registered names, trademarks, service marks, etc. in this publication does not imply, even in the absence of a specific statement, that such names are exempt from the relevant protective laws and regulations and therefore free for general use. The publisher, the authors, and the editors are safe to assume that the advice and information in this book are believed to be true and accurate at the date of publication. Neither the publisher nor the authors or the editors give a warranty, expressed or implied, with respect to the material contained herein or for any errors or omissions that may have been made. The publisher remains neutral with regard to jurisdictional claims in published maps and institutional affiliations. Cover Credit: ID 17686066 © Archibald1221 | Dreamstime.com This Springer imprint is published by the registered company Springer Nature Switzerland AG The registered company address is: Gewerbestrasse 11, 6330 Cham, Switzerland Paper in this product is recyclable. ### **Preface** The overall goal of this book is to fill a void that has appeared in the instruction of digital circuits over the past decade due to the rapid abstraction of system design. Up until the mid-1980s, digital circuits were designed using classical techniques. Classical techniques relied heavily on manual design practices for the synthesis, minimization, and interfacing of digital systems. Corresponding to this design style, academic textbooks were developed that taught classical digital design techniques. Around 1990, large-scale digital systems began being designed using hardware description languages (HDLs) and automated synthesis tools. Broad scale adoption of this modern design approach spread through the industry during this decade. Around 2000, hardware description languages and the modern digital design approach began to be taught in universities, mainly at the senior and graduate level. There were a variety of reasons that the modern digital design approach did not penetrate the lower levels of academia during this time. First, the design and simulation tools were difficult to use and overwhelmed freshman and sophomore students. Second, the ability to implement the designs in a laboratory setting was infeasible. The modern design tools at the time were targeted at custom integrated circuits, which are cost and time prohibitive to implement in a university setting. Between 2000 and 2005, rapid advances in programmable logic and design tools allowed the modern digital design approach to be implemented in a university setting, even in lower-level courses. This allowed students to learn the modern design approach based on HDLs and prototype their designs in real hardware, mainly Field Programmable Gate Arrays (FPGAs). This spurred an abundance of textbooks to be authored teaching hardware description languages and higher levels of design abstraction. This trend has continued until today. While abstraction is a critical tool for engineering design, the rapid movement toward teaching only the modern digital design techniques has left a void for freshman and sophomore level courses in digital circuitry. Legacy textbooks that teach the classical design approach are outdated and do not contain sufficient coverage of HDLs to prepare the students for follow-on classes. Newer textbooks that teach the modern digital design approach move immediately into high-level behavioral modeling with minimal or no coverage of the underlying hardware used to implement the systems. As a result, students are not being provided the resources to understand the fundamental hardware theory that lies beneath the modern abstraction such as interfacing, gate level implementation, and technology optimization. Students moving too rapidly into high levels of abstraction have little understanding of what is going on when they click the "compile & synthesize" button of their design tool. This leads to graduates who can model a breadth of different systems in an HDL but have no depth into how the system is implemented in hardware. This becomes problematic when an issue arises in a real design and there is no foundational knowledge for the students to fall back on in order to debug the problem. This book addresses the lower-level foundational void by providing a comprehensive, bottoms-up, coverage of digital systems. The book begins with a description of lower-level hardware including binary representations, gate-level implementation, interfacing, and simple combinational logic design. Only after a foundation has been laid in the underlying hardware theory is the VHDL language introduced. The VHDL introduction gives only the basic concepts of the language in order to model, simulate, and synthesize combinational logic. This allows the students to gain familiarity with the language and the modern design approach without getting overwhelmed by the full capability of the language. The book then covers sequential logic and finite state machines at the component level. Once this secondary foundation has been laid, the remaining capabilities of VHDL are presented that allow sophisticated, synchronous systems to be modeled. An entire chapter is then dedicated to examples of sequential system modeling, which allows the students to learn by example. The second part of the textbook introduces the details of programmable logic, semiconductor memory, and arithmetic circuits. The book culminates with a discussion of computer system design, which incorporates all of the knowledge gained in the previous chapters. Each component of a computer system is described with an accompanying VHDL implementation, all while continually reinforcing the underlying hardware beneath the HDL abstraction. #### Written the Way It Is Taught The organization of this book is designed to follow the way in which the material is actually learned. Topics are presented only once sufficient background has been provided by earlier chapters to fully understand the material. An example of this *learning-oriented* organization is how the VHDL language is broken into two chapters. Chapter 5 presents an introduction to VHDL and the basic constructs to model combinational logic. This is an ideal location to introduce the language because the reader has just learned about combinational logic theory in Chap. 4. This allows the student to begin gaining experience using the VHDL simulation tools on basic combinational logic circuits. The more advanced constructs of VHDL such as sequential modeling and test benches are presented in Chap. 8 only after a thorough background in sequential logic is presented in Chap. 7. Another example of this learning-oriented approach is how arithmetic circuits are not introduced until Chap. 12. While technically the arithmetic circuits in Chap. 12 are combinational logic circuits and could be presented in Chap. 4, the student does not have the necessary background in Chap. 4 to fully understand the operation of the arithmetic circuitry, so its introduction is postponed. This incremental, *just-in-time* presentation of material allows the book to follow the way the material is actually taught in the classroom. This design also avoids the need for the instructor to assign sections that move back-and-forth through the text. This not only reduces course design effort for the instructor but allows the student to know where they are in the sequence of learning. At any point, the student should know the material in prior chapters and be moving toward understanding the material in subsequent ones. An additional advantage of this book's organization is that it supports giving the student hands-on experience with digital circuitry for courses with an accompanying laboratory component. The flow is designed to support lab exercises that begin using discrete logic gates on a breadboard and then move into HDL-based designs implemented on off-the-shelf FPGA boards. Using this approach to a laboratory experience gives the student experience with the basic electrical operation of digital circuits, interfacing, and HDL-based designs. #### **Learning Outcomes** Each chapter begins with an explanation of its learning objective followed by a brief preview of the chapter topics. The specific learning outcomes are then presented for the chapter in the form of concise statements about the measurable knowledge and/or skills the student will be able to demonstrate by the end of the chapter. Each section addresses a single, specific learning outcome. This eases the process of assessment and gives specific details on student performance. There are over 1000 assessment tools in the form of exercise problems and concept check questions that are tied directly to specific learning outcomes for both formative and summative assessment. #### **Teaching by Example** With nearly 250 worked examples, concept checks for each section, 200+ supporting figures, and 1000+ assessment problems, students are provided with multiple ways to learn. Each topic is described in a clear, concise written form with accompanying figures as necessary. This is then followed by annotated worked examples that match the form of the exercise problems at the end of each chapter. Additionally, concept check questions are placed at the end of each section in the book to measure the student's general understanding of the material using a concept inventory assessment style. These features provide the student multiple ways to learn the material and build an understanding of digital circuitry. #### **Course Design** The book can be used in multiple ways. The first is to use the book to cover two semester-based college courses in digital logic. The first course in this sequence is an *introduction to logic circuits* and covers Chaps. 1, 2, 3, 4, 5, 6, and 7. This introductory course, which is found in nearly all accredited electrical and computer engineering programs, gives students a basic foundation in digital hardware and interfacing. Chapters 1, 2, 3, 4, 5, 6, and 7 only cover relevant topics in digital circuits to make room for a thorough introduction to VHDL. At the end of this course students have a solid foundation in digital circuits and are able to design and simulate VHDL models of concurrent and hierarchical systems. The second course in this sequence covers *logic design* using Chaps. 8, 9, 10, 11, 12, 13, and 14. In this second course, students learn the advanced features of VHDL such as packages, sequential behavioral modeling, and test benches. This provides the basis for building larger digital systems such as registers, finite state machines, and arithmetic circuits. Chapter 13 brings all of the concepts together through the design of a simple 8-bit computer system that can be simulated and implemented using many off-the-shelf FPGA boards. Chapter 14 is an optional, more advanced coverage of floating-point numbers. This book can also be used in a more accelerated digital logic course that reaches a higher level of abstraction in a single semester. This is accomplished by skipping some chapters and moving quickly through others. In this use model, it is likely that Chap. 2 on numbers systems and Chap. 3 on digital circuits would be quickly referenced but not covered in detail. Chapters 4 and 7 could also be covered quickly in order to move rapidly into VHDL modeling without spending significant time looking at the underlying hardware implementation. This approach allows a higher level of abstraction to be taught but provides the student with the reference material so that they can delve in the details of the hardware implementation if interested. All exercise and concept problems that do not involve a VHDL model are designed so that they can be implemented as a multiple choice or numeric entry question in a standard course management system. This allows the questions to be automatically graded. For the VHDL design questions, it is expected that the students will upload their VHDL source files and screenshots of their simulation waveforms to the course management system for manual grading by the instructor or teaching assistant. #### **Instructor Resources** Instructors adopting this book can access a growing collection of supplementary learning resources including *YouTube* videos created by the author, a solutions manual, a laboratory manual, and VHDL test benches for all problems. Additional resources are made available as demand grows. The YouTube videos cover every section in the book and can provide supplementary learning materials for students or facilitate fully online or flipped delivery of this material. The videos are found at <a href="https://www.youtube.com/c/DigitalLogicProgramming\_LaMeres">https://www.youtube.com/c/DigitalLogicProgramming\_LaMeres</a>. The solutions manual contains a graphic-rich description of select exercise problems. A complementary lab manual has also been developed to provide additional learning activities based on both the 74HC discrete logic family and an off-the-shelf FPGA board. This manual is provided separately from the book in order to support the ever-changing technology options available for laboratory exercises. #### What's New in the Third Edition The third edition adds a new chapter on floating-point numbers. By popular demand, this chapter was added to provide a more comprehensive understanding of modern computers. The chapter provides a low-level explanation of floating-point numbers including formation, standardization, conversions, and arithmetic operations. It then moves into VHDL modeling and shows how to use the common floating-point models in the IEEE library and then the more synthesizable models from the IEEE\_Proposed library. An additional 35 assessment problems and 4 concept checks are included in Chap. 14. Bozeman, MT, USA Brock J. LaMeres #### **Acknowledgments** Thank you to my beautiful wife JoAnn for being on this journey with me. You're still the one. ## **Contents** | 1: INTRO | DUCTION: ANALOG VERSUS DIGITAL | 1 | |------------|-------------------------------------------------|-----| | 1.1 DIFF | FERENCES BETWEEN ANALOG AND DIGITAL SYSTEMS | 1 | | | VANTAGES OF DIGITAL SYSTEMS OVER ANALOG SYSTEMS | 3 | | 2. NIIIMDE | R SYSTEMS | 7 | | Z. NUMBE | R STSTEMS | - 1 | | | SITIONAL NUMBER SYSTEMS | 7 | | | Generic Structure | 8 | | | Decimal Number System (Base 10) | 9 | | | Binary Number System (Base 2) | 9 | | | Octal Number System (Base 8) | 10 | | | Hexadecimal Number System (Base 16) | 10 | | | E CONVERSION | 11 | | 2.2.1 | Converting to Decimal | 11 | | | Converting from Decimal | 14 | | | Converting Between 2 <sup>n</sup> Bases | 18 | | 2.3 BINA | ARY ARITHMETIC | 22 | | | Addition (Carries) | 22 | | | Subtraction (Borrows) | 23 | | 2.4 Uns | SIGNED AND SIGNED NUMBERS | 24 | | 2.4.1 | Unsigned Numbers | 25 | | 2.4.2 | Signed Numbers | 26 | | 3: DIGITAI | L CIRCUITRY AND INTERFACING | 43 | | 3.1 Bas | IC GATES | 43 | | | Describing the Operation of a Logic Circuit | 43 | | | The Buffer | 45 | | | The Inverter | 46 | | | The AND Gate | 46 | | | The NAND Gate | 47 | | | The OR Gate | 47 | | | The NOR Gate | 47 | | | The XOR Gate | 48 | | | The XNOR Gate | 49 | | | ITAL CIRCUIT OPERATION | 50 | | | Logic Levels | 50 | | | Output DC Specifications | 51 | | | Input DC Specifications | 52 | | | Noise Margins | 53 | | | Power Supplies | 54 | | | Switching Characteristics | 56 | | | Data Sheets | 57 | | 3.3 Logic Families | 62 | |------------------------------------------------------------|-----| | 3.3.1 Complementary Metal Oxide Semiconductors (CMOS) | 62 | | 3.3.2 Transistor-Transistor Logic (TTL) | 71 | | 3.3.3 The 7400 Series Logic Families | 73 | | 3.4 Driving Loads | 77 | | 3.4.1 Driving Other Gates | 77 | | 3.4.2 Driving Resistive Loads | 79 | | 3.4.3 Driving LEDs | 81 | | 4: COMBINATIONAL LOGIC DESIGN | 93 | | 4.1 BOOLEAN ALGEBRA | 93 | | 4.1.1 Operations | 94 | | 4.1.2 Axioms | 94 | | 4.1.3 Theorems | 95 | | 4.1.4 Functionally Complete Operation Sets | 110 | | 4.2 COMBINATIONAL LOGIC ANALYSIS | 111 | | 4.2.1 Finding the Logic Expression from a Logic Diagram | 111 | | | 112 | | | 113 | | | 115 | | 4.3.1 Canonical Sum of Products | 115 | | 4.3.2 The Minterm List ( $\Sigma$ ) | 118 | | 4.3.3 Canonical Product of Sums (POS) | 119 | | 4.3.4 The Maxterm List (Π) | 122 | | · · | 123 | | 4.4 Logic Minimization | | | 4.4.1 Algebraic Minimization | | | 4.4.2 Minimization Using Karnaugh Maps | | | 4.4.3 Don't Cares | | | | 139 | | 4.5 TIMING HAZARDS AND GLITCHES | 142 | | 5: VHDL (PART 1) | 155 | | | | | 5.1 HISTORY OF HARDWARE DESCRIPTION LANGUAGES | | | 5.2 HDL Abstraction | 159 | | 5.3 THE MODERN DIGITAL DESIGN FLOW | 162 | | 5.4 VHDL Constructs | 165 | | 5.4.1 Data Types | 166 | | 5.4.2 Libraries and Packages | 168 | | 5.4.3 The Entity | 168 | | 5.4.4 The Architecture | 169 | | 5.5 MODELING CONCURRENT FUNCTIONALITY IN VHDL | 171 | | 5.5.1 VHDL Operators | 171 | | 5.5.2 Concurrent Signal Assignments | 174 | | 5.5.3 Concurrent Signal Assignments with Logical Operators | 174 | | 5.5.4 Conditional Signal Assignments | 175 | | 5.5.5 Selected Signal Assignments | 177 | | 5.5.6 Delayed Signal Assignments | 178 | | 5.6 STRUCTURAL DESIGN USING COMPONENTS | . 181 | |-------------------------------------------------------------------------|-------| | 5.6.1 Component Instantiation | 181 | | 5.7 Overview of Simulation Test Benches | | | 6: MSI LOGIC | . 191 | | | | | 6.1 Decoders | | | 6.1.1 Example: One-Hot Decoder | | | 6.1.2 Example: 7-Segment Display Decoder | | | 6.2 Encoders | | | 6.2.1 Example: One-Hot Binary Encoder | | | 6.3 Multiplexers | | | 6.4 Demultiplexers | 203 | | 7: SEQUENTIAL LOGIC DESIGN | . 211 | | 7.1 Sequential Logic Storage Devices | 211 | | 7.1.1 The Cross-Coupled Inverter Pair | | | 7.1.2 Metastability | | | 7.1.3 The SR Latch | | | 7.1.4 The S'R' Latch | | | 7.1.5 SR Latch with Enable | | | 7.1.6 The D-Latch | | | 7.1.7 The D-Flip-Flop | | | 7.2 Sequential Logic Timing Considerations | | | 7.3 Common Circuits Based on Sequential Storage Devices | | | 7.3 Common Circuits Based on Gequential Storage Devices | | | 7.3.2 Ripple Counter | | | 7.3.3 Switch Debouncing | | | 7.3.4 Shift Registers | | | 7.3.4 Shift Registers | | | | | | 7.4.1 Describing the Functionality of a FSM | | | 7.4.2 Logic Synthesis for a FSM | | | 7.4.3 FSM Design Process Overview | | | 7.4.4 FSM Design Examples | | | 7.5 COUNTERS | | | 7.5.1 2-Bit Binary Up Counter | 253 | | 7.5.2 2-Bit Binary Up/Down Counter | | | 7.5.3 2-Bit Gray Code Up Counter | | | 7.5.4 2-Bit Gray Code Up/Down Counter | | | 7.5.5 3-Bit One-Hot Up Counter | | | 7.5.6 3-Bit One-Hot Up/Down Counter | | | 7.6 FINITE STATE MACHINE'S RESET CONDITION | | | 7.7 SEQUENTIAL LOGIC ANALYSIS | | | 7.7.1 Finding the State Equations and Output Logic Expressions of a FSM | . 267 | | 7.7.2 Finding the State Transition Table of a FSM | 268 | | 7.7.3 Finding the State Diagram of a FSM | 269 | | 7.7.4 Determining the Maximum Clock Frequency of a FSM | 270 | | 8: VHDL (PART 2) | 285 | |--------------------------------------------------------------------|-----| | 8.1 THE PROCESS | 285 | | 8.1.1 Sensitivity List | | | 8.1.2 The Wait Statement | | | 8.1.3 Sequential Signal Assignments | | | 8.1.4 Variables | | | 8.2 CONDITIONAL PROGRAMMING CONSTRUCTS | | | 8.2.1 If/Then Statements | 290 | | 8.2.2 Case Statements | 292 | | 8.2.3 Infinite Loops | 293 | | 8.2.4 While Loops | 295 | | 8.2.5 For Loops | | | 8.3 SIGNAL ATTRIBUTES | 296 | | 8.4 Test Benches | 298 | | 8.4.1 Report Statement | 299 | | 8.4.2 Assert Statement | 300 | | 8.5 Packages | 302 | | 8.5.1 STD_LOGIC_1164 | 302 | | 8.5.2 NUMERIC_STD | 306 | | 8.5.3 NUMERIC_STD_UNSIGNED | 308 | | 8.5.4 NUMERIC_BIT | 308 | | 8.5.5 NUMERIC_BIT_UNSIGNED | 309 | | 8.5.6 MATH_REAL | 309 | | 8.5.7 MATH_COMPLEX | 311 | | 8.5.8 TEXTIO and STD_LOGIC_TEXTIO | 311 | | 8.5.9 Legacy Packages (STD_LOGIC_ARITH/UNSIGNED/SIGNED) | 322 | | 9: BEHAVIORAL MODELING OF SEQUENTIAL LOGIC | 329 | | 9.1 Modeling Sequential Storage Devices in VHDL | 320 | | 9.1.1 D-Latch | | | 9.1.2 <i>D-Flip-Flop</i> | | | 9.1.3 D-Flip-Flop with Asynchronous Reset | | | 9.1.4 D-Flip-Flop with Asynchronous Reset and Preset | | | 9.1.5 D-Flip-Flop with Synchronous Enable | | | 9.2 Modeling Finite State Machines in VHDL | 334 | | 9.2.1 Modeling the States with User-Defined, Enumerated Data Types | | | 9.2.2 The State Memory Process | | | 9.2.3 The Next State Logic Process | | | 9.2.4 The Output Logic Process | | | 9.2.5 Explicitly Defining State Codes with Subtypes | | | 9.3 FSM Design Examples in VHDL | | | 9.3.1 Serial Bit Sequence Detector in VHDL | | | 9.3.2 Vending Machine Controller in VHDL | | | | | | 9.4 Modeling Counters in VHDL | 345 | |--------------------------------------------------------|-----| | 9.4.1 Counters in VHDL Using the Type UNSIGNED | 345 | | 9.4.2 Counters in VHDL Using the Type INTEGER | 346 | | 9.4.3 Counters in VHDL Using the Type STD_LOGIC_VECTOR | 347 | | 9.4.4 Counters with Enables in VHDL | | | 9.4.5 Counters with Loads | 350 | | 9.5 RTL Modeling | 352 | | 9.5.1 Modeling Registers in VHDL | 352 | | 9.5.2 Shift Registers in VHDL | 353 | | | | | 10: MEMORY | 361 | | 10.1 Memory Architecture and Terminology | 361 | | | | | 10.1.2 Volatile Versus Nonvolatile Memory | | | 10.1.3 Read-Only Versus Read/Write Memory | | | 10.1.4 Random Access Versus Sequential Access | | | 10.2 Nonvolatile Memory Technology | | | 10.2.1 ROM Architecture | | | 10.2.2 Mask Read-Only Memory (MROM) | | | 10.2.3 Programmable Read-Only Memory (PROM) | | | 10.2.4 Erasable Programmable Read-Only Memory (EPROM) | | | | 370 | | | 371 | | 10.3 Volatile Memory Technology | | | 10.3.1 Static Random Access Memory (SRAM) | | | 10.3.2 Dynamic Random Access Memory (DRAM) | | | 10.4 Modeling Memory with VHDL | | | 10.4.1 Read-Only Memory in VHDL | | | 10.4.2 Read/Write Memory in VHDL | | | | | | 11: PROGRAMMABLE LOGIC | 393 | | 11.1 Programmable Arrays | 393 | | 11.1.1 Programmable Logic Array (PLA) | 393 | | | 394 | | | 395 | | | 396 | | 11.1.5 Complex Programmable Logic Devices (CPLDs) | 396 | | | | | | | | | 399 | | | 402 | | | 400 | | 11.2.4 Input Output Diocks (1003) | 403 | | 12: ARITHMETIC CIRCUITS | 407 | |----------------------------------------------------------------|-----| | 12.1 Addition | 407 | | 12.1.1 Half Adders | | | 12.1.2 Full Adders | | | 12.1.3 Ripple Carry Adder (RCA) | | | 12.1.4 Carry Look-Ahead Adder (CLA) | | | 12.1.5 Adders in VHDL | | | 12.2 Subtraction | | | 12.3 Multiplication | | | 12.3.1 Unsigned Multiplication | | | 12.3.2 A Simple Circuit to Multiply by Powers of Two | | | 12.3.3 Signed Multiplication | | | 12.4 Division | | | 12.4.1 Unsigned Division | | | 12.4.2 A Simple Circuit to Divide by Powers of Two | | | 12.4.3 Signed Division | | | 13: COMPUTER SYSTEM DESIGN | 439 | | 13.1 Computer Hardware | | | 13.1.1 Program Memory | | | 13.1.2 Data Memory | | | 13.1.3 Input/Output Ports | | | 13.1.4 Central Processing Unit | | | 13.1.5 A Memory Mapped System | | | 13.2 Computer Software | | | 13.2.1 Opcodes and Operands | | | 13.2.2 Addressing Modes | | | 13.2.3 Classes of Instructions | | | 13.3 Computer Implementation: An 8-Bit Computer Example | | | 13.3.1 Top Level Block Diagram | | | 13.3.2 Instruction Set Design | | | 13.3.3 Memory System Implementation | | | 13.3.4 CPU Implementation | | | 13.4 Architecture Considerations | | | 13.4.1 Von Neumann Architecture | | | 13.4.2 Harvard Architecture | | | 14: FLOATING-POINT SYSTEMS | 485 | | 14.1 Overview of Floating-Point Numbers | 485 | | 14.1.1 Limitations of Fixed-Point Numbers | 485 | | 14.1.2 The Anatomy of a Floating-Point Number | | | 14.1.3 The IEEE 754 Standard | | | 14.1.4 Single Precision Floating-Point Representation (32-bit) | | | 14.1.5 Double Precision Floating-Point Representation (64-bit) | | | 14.1.6 IEEE 754 Special Values | | | 14.1.7 IEEE 754 Rounding Types | 496 | |-----------------------------------------------------------------------|-----| | 14.1.8 Other Capabilities of the IEEE 754 Standard | | | 14.2 IEEE 754 Base Conversions | | | 14.2.1 Converting from Decimal into IEEE 754 Single Precision Numbers | 498 | | 14.2.2 Converting from IEEE 754 Single Precision Numbers into Decimal | 500 | | 14.3 FLOATING-POINT ARITHMETIC | 502 | | 14.3.1 Addition and Subtraction of IEEE 754 Numbers | 502 | | 14.3.2 Multiplication and Division of IEEE 754 Numbers | | | 14.4 Floating-Point Modeling in VHDL | 515 | | 14.4.1 Floating-Point Packages in the IEEE Library | | | 14.4.2 The IEEE_Proposed Library | 522 | | APPENDIX A: LIST OF WORKED EXAMPLES | 527 | | APPENDIX B: CONCEPT CHECK SOLUTIONS | 533 | | INDEX | 535 |