## Brock J. LaMeres # Introduction to Logic Circuits & Logic Design with Verilog # Introduction to Logic Circuits & Logic Design with Verilog ## Introduction to Logic Circuits & Logic Design with Verilog 3<sup>RD</sup> EDITION **Brock J. LaMeres** Brock J. LaMeres Department of Electrical & Computer Engineering Montana State University Bozeman, MT. USA ISBN 978-3-031-43945-2 ISBN 978-3-031-43946-9 (eBook) https://doi.org/10.1007/978-3-031-43946-9 © The Editor(s) (if applicable) and The Author(s), under exclusive license to Springer Nature Switzerland AG 2017, 2019, 2024 This work is subject to copyright. All rights are solely and exclusively licensed by the Publisher, whether the whole or part of the material is concerned, specifically the rights of translation, reprinting, reuse of illustrations, recitation, broadcasting, reproduction on microfilms or in any other physical way, and transmission or information storage and retrieval, electronic adaptation, computer software, or by similar or dissimilar methodology now known or hereafter developed. The use of general descriptive names, registered names, trademarks, service marks, etc. in this publication does not imply, even in the absence of a specific statement, that such names are exempt from the relevant protective laws and regulations and therefore free for general use. The publisher, the authors, and the editors are safe to assume that the advice and information in this book are believed to be true and accurate at the date of publication. Neither the publisher nor the authors or the editors give a warranty, expressed or implied, with respect to the material contained herein or for any errors or omissions that may have been made. The publisher remains neutral with regard to jurisdictional claims in published maps and institutional affiliations. This Springer imprint is published by the registered company Springer Nature Switzerland AG The registered company address is: Gewerbestrasse 11, 6330 Cham, Switzerland Paper in this product is recyclable. #### **Preface** The overall goal of this book is to fill a void that has appeared in the instruction of digital circuits over the past decade due to the rapid abstraction of system design. Up until the mid-1980s, digital circuits were designed using classical techniques. Classical techniques relied heavily on manual design practices for the synthesis, minimization, and interfacing of digital systems. Corresponding to this design style, academic textbooks were developed that taught classical digital design techniques. Around 1990, large-scale digital systems began being designed using hardware description languages (HDL) and automated synthesis tools. Broad-scale adoption of this modern design approach spread through the industry during this decade. Around 2000, hardware description languages and the modern digital design approach began to be taught in universities, mainly at the senior and graduate level. There were a variety of reasons that the modern digital design approach did not penetrate the lower levels of academia during this time. First, the design and simulation tools were difficult to use and overwhelmed freshman and sophomore students. Second, the ability to implement the designs in a laboratory setting was infeasible. The modern design tools at the time were targeted at custom-integrated circuits, which are cost and time prohibitive to implement in a university setting. Between 2000 and 2005, rapid advances in programmable logic and design tools allowed the modern digital design approach to be implemented in a university setting, even in lower-level courses. This allowed students to learn the modern design approach based on HDLs and prototype their designs in real hardware, mainly Field Programmable Gate Arrays (FPGAs). This spurred an abundance of textbooks to be authored teaching hardware description languages and higher levels of design abstraction. This trend has continued until today. While abstraction is a critical tool for engineering design, the rapid movement toward teaching only the modern digital design techniques has left a void for freshman- and sophomore-level courses in digital circuitry. Legacy textbooks that teach the classical design approach are outdated and do not contain sufficient coverage of HDLs to prepare the students for follow-on classes. Newer textbooks that teach the modern digital design approach move immediately into high-level behavioral modeling with minimal or no coverage of the underlying hardware used to implement the systems. As a result, students are not being provided the resources to understand the fundamental hardware theory that lies beneath the modern abstraction such as interfacing, gate level implementation, and technology optimization. Students moving too rapidly into high levels of abstraction have little understanding of what is going on when they click the "compile & synthesize" button of their design tool. This leads to graduates who can model a breadth of different systems in an HDL but have no depth into how the system is implemented in hardware. This becomes problematic when an issue arises in a real design and there is no foundational knowledge for the students to fall back on in order to debug the problem. This new book addresses the lower-level foundational void by providing a comprehensive, bottoms-up, coverage of digital systems. The book begins with a description of lower-level hardware including binary representations, gate-level implementation, interfacing, and simple combinational logic design. Only after a foundation has been laid in the underlying hardware theory is the Verilog language introduced. The Verilog introduction gives only the basic concepts of the language in order to model, simulate, and synthesize combinational logic. This allows the students to gain familiarity with the language and the modern design approach without getting overwhelmed by the full capability of the language. The book then covers sequential logic and finite state machines at the structural level. Once this secondary foundation has been laid, the remaining capabilities of Verilog are presented that allow sophisticated, synchronous systems to be modeled. An entire chapter is then dedicated to examples of sequential system modeling, which allows the students to learn by example. The second part of the textbook introduces the details of programmable logic, semiconductor memory, and arithmetic circuits. The book culminates with a discussion of computer system design, which incorporates all of the knowledge gained in the previous chapters. Each component of a computer system is described with an accompanying Verilog implementation, all while continually reinforcing the underlying hardware beneath the HDL abstraction. #### Written the Way It Is Taught The organization of this book is designed to follow the way in which the material is actually learned. Topics are presented only once sufficient background has been provided by earlier chapters to fully understand the material. An example of this learning-oriented organization is how the Verilog language is broken into two chapters. Chapter 5 presents an introduction to Verilog and the basic constructs to model combinational logic. This is an ideal location to introduce the language because the reader has just learned about combinational logic theory in Chap. 4. This allows the student to begin gaining experience using the Verilog simulation tools on basic combinational logic circuits. The more advanced constructs of Verilog such as sequential modeling and test benches are presented in Chap. 8 only after a thorough background in sequential logic is presented in Chap. 7. Another example of this learning-oriented approach is how arithmetic circuits are not introduced until Chap. 12. While technically the arithmetic circuits in Chap. 12 are combinational logic circuits and could be presented in Chap. 4, the student does not have the necessary background in Chap. 4 to fully understand the operation of the arithmetic circuitry, so its introduction is postponed. This incremental, just-in-time presentation of material allows the book to follow the way the material is actually taught in the classroom. This design also avoids the need for the instructor to assign sections that move back and forth through the text. This not only reduces course design effort for the instructor but allows the student to know where they are in the sequence of learning. At any point, the student should know the material in prior chapters and be moving toward understanding the material in subsequent ones. An additional advantage of this book's organization is that it supports giving the student hands-on experience with digital circuitry for courses with an accompanying laboratory component. The flow is designed to support lab exercises that begin using discrete logic gates on a breadboard and then move into HDL-based designs implemented on off-the-shelf FPGA boards. Using this approach to a laboratory experience gives the student experience with the basic electrical operation of digital circuits, interfacing, and HDL-based designs. #### **Learning Outcomes** Each chapter begins with an explanation of its learning objective followed by a brief preview of the chapter topics. The specific learning outcomes are then presented for the chapter in the form of concise statements about the measurable knowledge and/or skills the student will be able to demonstrate by the end of the chapter. Each section addresses a single, specific learning outcome. This eases the process of assessment and gives specific details on student performance. There are over 1000 assessment tools in the form of exercise problems and concept check questions that are tied directly to specific learning outcomes for both formative and summative assessment. #### **Teaching by Example** With nearly 250 worked examples, concept checks for each section, 200+ supporting figures, and 1000+ assessment problems, students are provided with multiple ways to learn. Each topic is described in a clear, concise written form with accompanying figures as necessary. This is then followed by annotated worked examples that match the form of the exercise problems at the end of each chapter. Additionally, concept check questions are placed at the end of each section in the book to measure the student's general understanding of the material using a concept inventory assessment style. These features provide the student multiple ways to learn the material and build an understanding of digital circuitry. #### **Course Design** The book can be used in multiple ways. The first is to use the book to cover two, semester-based college courses in digital logic. The first course in this sequence is an *introduction to logic circuits* and covers Chaps. 1, 2, 3, 4, 5, 6, and 7. This introductory course, which is found in nearly all accredited electrical and computer engineering programs, gives students a basic foundation in digital hardware and interfacing. Chapters 1, 2, 3, 4, 5, 6, and 7 only cover relevant topics in digital circuits to make room for a thorough introduction to Verilog. At the end of this course, students have a solid foundation in digital circuits and are able to design and simulate Verilog models of concurrent and hierarchical systems. The second course in this sequence covers *logic design* using Chaps. 8, 9, 10, 11, 12, 13, and 14. In this second course, students learn the advanced features of Verilog such as procedural assignments, sequential behavioral modeling, system tasks, and test benches. This provides the basis for building larger digital systems such as registers, finite state machines, and arithmetic circuits. Chapter 13 brings all of the concepts together through the design of a simple 8-bit computer system that can be simulated and implemented using many off-the-shelf FPGA boards. Chapter 14 introduces the relatively complex topic of floating-point systems. This book can also be used in a more accelerated digital logic course that reaches a higher level of abstraction in a single semester. This is accomplished by skipping some chapters and moving quickly through others. In this use model, it is likely that Chap. 2 on numbers systems and Chap. 3 on digital circuits would be quickly referenced but not covered in detail. Chapters 4 and 7 could also be covered quickly in order to move rapidly into Verilog modeling without spending significant time looking at the underlying hardware implementation. This approach allows a higher level of abstraction to be taught but provides the student with the reference material so that they can delve in the details of the hardware implementation if interested. All exercise and concept problems that do not involve a Verilog model are designed so that they can be implemented as a multiple choice or numeric entry question in a standard course management system. This allows the questions to be automatically graded. For the Verilog design questions, it is expected that the students will upload their Verilog source files and screenshots of their simulation waveforms to the course management system for manual grading by the instructor or teaching assistant. #### Instructor Resources Instructors adopting this book can access a growing collection of supplementary learning resources including YouTube videos created by the author, a solutions manual, a laboratory manual, and Verilog test benches for all problems. Additional resources are made available as demand grows. The growing library of YouTube videos can provide supplementary learning materials for students or facilitate fully online or flipped delivery of this material. The videos are found at <a href="https://www.youtube.com/c/DigitalLogicProgramming\_LaMeres">https://www.youtube.com/c/DigitalLogicProgramming\_LaMeres</a>. The solutions manual contains a graphic-rich description of select exercise problems. A complementary lab manual has also been developed to provide additional learning activities based on both the 74HC discrete logic family and an off-the-shelf FPGA board. This manual is provided separately from the book in order to support the ever-changing technology options available for laboratory exercises. #### What's New in the Third Edition The third edition adds a new chapter on floating-point numbers. By popular demand, this chapter was added to provide a more comprehensive understanding of modern computers. The chapter provides a low-level explanation of floating-point numbers including formation, standardization, conversions, and arithmetic operations. It then moves into Verilog modeling of basic arithmetic operations using a manual implementation approach. An additional 35 assessment problems and 4 concept checks are included in Chap. 14. Bozeman, MT, USA Brock J. LaMeres #### **Acknowledgments** For my mom (Kathleen). Thank you for the life you have given me. Your love and support have always been a constant that I can count on in good times and bad. Your positivity is contagious and touches everyone around you. You have blessed me with your patience and sense of humor, both of which have made this life much more enjoyable. I love you. ### **Contents** | 1: INTROD | UCTION: ANALOG VERSUS DIGITAL | 1 | |------------|------------------------------------------------|-----| | 1.1 DIFF | ERENCES BETWEEN ANALOG AND DIGITAL SYSTEMS | 1 | | | ANTAGES OF DIGITAL SYSTEMS OVER ANALOG SYSTEMS | 3 | | 2. NIIMDE | R SYSTEMS | 7 | | Z. NUMBE | K 3131EWI3 | - 1 | | | ITIONAL NUMBER SYSTEMS | 7 | | | Generic Structure | 8 | | | Decimal Number System (Base 10) | 9 | | | Binary Number System (Base 2) | 9 | | | Octal Number System (Base 8) | 10 | | | Hexadecimal Number System (Base 16) | 10 | | | E Conversion | 11 | | 2.2.1 | Converting to Decimal | 11 | | | Converting from Decimal | 14 | | | Converting Between 2 <sup>n</sup> Bases | 18 | | 2.3 BINA | RY ARITHMETIC | 22 | | | Addition (Carries) | 22 | | | Subtraction (Borrows) | 23 | | 2.4 Uns | IGNED AND SIGNED NUMBERS | 25 | | 2.4.1 | Unsigned Numbers | 25 | | 2.4.2 | Signed Numbers | 26 | | 3: DIGITAL | CIRCUITRY AND INTERFACING | 43 | | 3.1 Basi | C GATES | 43 | | | Describing the Operation of a Logic Circuit | 43 | | | The Buffer | 45 | | | The Inverter | 46 | | | The AND Gate | 46 | | | The NAND Gate | 47 | | | The OR Gate | 47 | | | The NOR Gate | 47 | | | The XOR Gate | 48 | | | The XNOR Gate | 49 | | | TAL CIRCUIT OPERATION | 50 | | | Logic Levels | 51 | | | Output DC Specifications | 51 | | | Input DC Specifications | 53 | | | Noise Margins | 53 | | | Power Supplies | 54 | | | Switching Characteristics | 56 | | | Data Sheets | 57 | | 3.3 LOGIC FAMILIES | 62 | |----------------------------------------------------------------------|-----| | 3.3.1 Complementary Metal Oxide Semiconductors (CMOS) | 62 | | 3.3.2 Transistor-Transistor Logic (TTL) | 71 | | 3.3.3 The 7400 Series Logic Families | 73 | | 3.4 Driving Loads | 77 | | 3.4.1 Driving Other Gates | 77 | | 3.4.2 Driving Resistive Loads | 79 | | 3.4.3 Driving LEDs | 81 | | 4: COMBINATIONAL LOGIC DESIGN | 93 | | 4.1 Boolean Algebra | 93 | | 4.1.1 Operations | 94 | | 4.1.2 Axioms | 94 | | 4.1.3 Theorems | | | 4.2 Combinational Logic Analysis | | | 4.2.1 Finding the Logic Expression from a Logic Diagram | | | 4.2.2 Finding the Truth Table from a Logic Diagram | | | 4.2.3 Timing Analysis of a Combinational Logic Circuit | | | 4.3 Combinational Logic Synthesis | | | 4.3.1 Canonical Sum of Products | | | 4.3.2 The Minterm List ( $\Sigma$ ) | | | 4.3.3 Canonical Product of Sums (POS) | | | 4.3.4 The Maxterm List (Π) | | | 4.3.5 Minterm and Maxterm List Equivalence | | | 4.4 Logic Minimization | | | 4.4.1 Algebraic Minimization | | | 4.4.1 Algebraic Willimization 4.4.2 Minimization Using Karnaugh Maps | | | 4.4.3 Don't Cares | | | 4.4.4 Using XOR Gates | | | 4.5 TIMING HAZARDS AND GLITCHES | | | | | | 5: VERILOG (PART 1) | 153 | | 5.1 HISTORY OF HARDWARE DESCRIPTION LANGUAGES | 154 | | 5.2 HDL Abstraction | 157 | | 5.3 THE MODERN DIGITAL DESIGN FLOW | 160 | | 5.4 Verilog Constructs | 163 | | 5.4.1 Data Types | 164 | | 5.4.2 The Module | 168 | | 5.4.3 Verilog Operators | 171 | | 5.5 Modeling Concurrent Functionality in Verilog | 176 | | 5.5.1 Continuous Assignment | 176 | | 5.5.2 Continuous Assignment with Logical Operators | 176 | | 5.5.3 Continuous Assignment with Conditional Operators | 177 | | 5.5.4 Continuous Assignment with Delay | 179 | | 5.6 STF | RUCTURAL DESIGN AND HIERARCHY | 182 | |----------------|---------------------------------------------------|-----| | 5.6.1 | Lower-Level Module Instantiation | 182 | | 5.6.2 | Gate Level Primitives | 184 | | 5.6.3 | User-Defined Primitives | 185 | | 5.6.4 | Adding Delay to Primitives | 186 | | 5.7 <b>O</b> v | ERVIEW OF SIMULATION TEST BENCHES | 187 | | 6: MSI LO | GIC | 193 | | 61 De | CODERS | 193 | | | Example: One-Hot Decoder | | | | Example: 7-Segment Display Decoder | | | | CODERS | | | | Example: One-Hot Binary Encoder | | | | LTIPLEXERS | | | | MULTIPLEXERS | | | | | | | 7: SEQUE | NTIAL LOGIC DESIGN | 211 | | 7.1 SEC | QUENTIAL LOGIC STORAGE DEVICES | 211 | | 7.1.1 | The Cross-Coupled Inverter Pair | 211 | | 7.1.2 | Metastability | 212 | | 7.1.3 | The SR Latch | 214 | | 7.1.4 | The S'R' Latch | 217 | | 7.1.5 | SR Latch with Enable | 219 | | 7.1.6 | The D-Latch | 222 | | 7.1.7 | The D-Flip-Flop | 223 | | 7.2 SEC | QUENTIAL LOGIC TIMING CONSIDERATIONS | 227 | | <b>7.3</b> Co | MMON CIRCUITS BASED ON SEQUENTIAL STORAGE DEVICES | 228 | | 7.3.1 | Toggle Flop Clock Divider | 228 | | | Ripple Counter | | | 7.3.3 | Switch Debouncing | 230 | | 7.3.4 | Shift Registers | 234 | | 7.4 FIN | ITE-STATE MACHINES | 236 | | 7.4.1 | Describing the Functionality of an FSM | 236 | | | Logic Synthesis for an FSM | | | | FSM Design Process Overview | 245 | | | FSM Design Examples | | | | UNTERS | | | | 2-Bit Binary Up Counter | | | | 2-Bit Binary Up/Down Counter | | | | 2-Bit Gray Code Up Counter | | | | 2-Bit Gray Code Up/Down Counter | | | | 3-Bit One-Hot Up Counter | | | | 3-Bit One-Hot Up/Down Counter | | | | ITE-STATE MACHINE'S RESET CONDITION | 267 | | 7.7 <b>S</b> EQ | UENTIAL LOGIC ANALYSIS | 268 | |-----------------|--------------------------------------------------------------------|-----| | 7.7.1 | Finding the State Equations and Output Logic Expressions of an FSM | 268 | | 7.7.2 | Finding the State Transition Table of an FSM | 269 | | 7.7.3 | Finding the State Diagram of an FSM | 270 | | 7.7.4 | Determining the Maximum Clock Frequency of an FSM | 271 | | 8: VERILO | G (PART 2) | 287 | | 8.1 <b>P</b> RO | CEDURAL ASSIGNMENT | 287 | | 8.1.1 | Procedural Blocks | 287 | | 8.1.2 | Procedural Statements | 290 | | 8.1.3 | Statement Groups | 295 | | 8.1.4 | Local Variables | 295 | | 8.2 Con | IDITIONAL PROGRAMMING CONSTRUCTS | 296 | | 8.2.1 | if-else Statements | 296 | | 8.2.2 | case Statements | 297 | | 8.2.3 | casez and casex Statements | 299 | | 8.2.4 | forever Loops | 299 | | | while Loops | | | 8.2.6 | repeat Loops | 300 | | 8.2.7 | for Loops | 300 | | 8.2.8 | disable | 301 | | 8.3 <b>S</b> ys | TEM TASKS | 302 | | 8.3.1 | Text Output | 302 | | | File Input/Output | | | | Simulation Control and Monitoring | | | | T Benches | | | | Common Stimulus Generation Techniques | | | | Printing Results to the Simulator Transcript | | | | Automatic Result Checking | | | | Using Loops to Generate Stimulus | | | | Using External Files in Test Benches | | | | IORAL MODELING OF SEQUENTIAL LOGIC | | | 9.1 Mor | DELING SEQUENTIAL STORAGE DEVICES IN VERILOG | 319 | | | D-Latch | 319 | | | D-Flip-Flop | | | | D-Flip-Flop with Asynchronous Reset | | | | D-Flip-Flop with Asynchronous Reset and Preset | | | | D-Flip-Flop with Synchronous Enable | | | | DELING FINITE STATE MACHINES IN VERILOG | | | | Modeling the States | | | | The State Memory Block | | | | | | | | The Next-State Logic Block | | | | The Output Logic Block | | | 9.2.3 | Changing the State Encoding Approach | ა∠8 | | 9.3 FSM Design Examples in Verilog | 329 | |------------------------------------------------------------|-----| | 9.3.1 Serial Bit Sequence Detector in Verilog | 329 | | 9.3.2 Vending Machine Controller in Verilog | | | 9.3.3 2-Bit, Binary Up/Down Counter in Verilog | 333 | | 9.4 Modeling Counters in Verilog | 335 | | 9.4.1 Counters in Verilog Using a Single Procedural Block | 335 | | 9.4.2 Counters with Range Checking | 336 | | 9.4.3 Counters with Enables in Verilog | | | 9.4.4 Counters with Loads | 337 | | 9.5 RTL Modeling | 338 | | 9.5.1 Modeling Registers in Verilog | 338 | | 9.5.2 Registers as Agents on a Data Bus | 339 | | 9.5.3 Shift Registers in Verilog | 341 | | 10: MEMORY | 347 | | | | | 10.1 MEMORY ARCHITECTURE AND TERMINOLOGY | | | 10.1.1 Memory Map Model | | | 10.1.2 Volatile vs. Nonvolatile Memory | | | 10.1.3 Read Only vs. Read/Write Memory | | | 10.1.4 Random Access vs. Sequential Access | | | 10.2 Nonvolatile Memory Technology | | | 10.2.1 ROM Architecture | | | 10.2.2 Mask Read Only Memory | | | 10.2.3 Programmable Read Only Memory | | | 10.2.4 Erasable Programmable Read Only Memory | | | 10.2.5 Electrically Erasable Programmable Read Only Memory | | | 10.2.6 FLASH Memory | | | 10.3 Volatile Memory Technology | | | 10.3.1 Static Random-Access Memory | | | 10.3.2 Dynamic Random-Access Memory | | | 10.4 Modeling Memory with Verilog | | | 10.4.1 Read Only Memory in Verilog | | | 10.4.2 Read/Write Memory in Verilog | 369 | | 11: PROGRAMMABLE LOGIC | 375 | | 11.1 Programmable Arrays | 375 | | 11.1.1 Programmable Logic Array (PLA) | | | 11.1.2 Programmable Array Logic (PAL) | | | 11.1.3 Generic Array Logic (GAL) | | | 11.1.4 Hard Array Logic (HAL) | | | 11.1.5 Complex Programmable Logic Devices (CPLD) | | | 11.2 FIELD PROGRAMMABLE GATE ARRAYS (FPGAs) | | | 11.2.1 Configurable Logic Block (or Logic Element) | | | 11.2.2 Look-Up Tables (LUTs) | | | 11.2.3 Programmable Interconnect Points (PIPs) | 384 | | 11.2.4 Input/Output Block (IOBs) | 385 | |------------------------------------------------------|-----| | 11.2.5 Configuration Memory | 386 | | 12: ARITHMETIC CIRCUITS | 389 | | 12.1 Addition | 389 | | | 389 | | | 390 | | | 392 | | • • • • • • • • • • • • • • • • • • • • | 394 | | | | | | 402 | | | 405 | | 12.3.1 Unsigned Multiplication | 405 | | 12.3.2 A Simple Circuit to Multiply by Powers of Two | | | 12.3.3 Signed Multiplication | | | 12.4 Division | | | 12.4.1 Unsigned Division | 411 | | 12.4.2 A Simple Circuit to Divide by Powers of Two | 414 | | 12.4.3 Signed Division | 415 | | 13: COMPUTER SYSTEM DESIGN | 419 | | 13.1 Computer Hardware | 419 | | | 420 | | | 420 | | | | | | | | 13.1.5 A Memory-Mapped System | | | 13.2 Computer Software | | | 13.2.1 Opcodes and Operands | | | 13.2.2 Addressing Modes | | | | | | | | | 13.3.1 Top-Level Block Diagram | 433 | | 13.3.2 Instruction Set Design | 434 | | 13.3.3 Memory System Implementation | 435 | | 13.3.4 CPU Implementation | 439 | | 13.4 Architecture Considerations | 460 | | 13.4.1 Von Neumann Architecture | 460 | | 13.4.2 Harvard Architecture | 460 | | 14: FLOATING-POINT SYSTEMS | 465 | | 14.1 Overview of Floating-Point Numbers | 465 | | | 465 | | | | | | 467 | | | | | 14.1.4 Single-Precision Floating-Point Representation (32-Bit) | 467 | |-----------------------------------------------------------------------|-----| | 14.1.5 Double-Precision Floating-Point Representation (64-Bit) | 471 | | 14.1.6 IEEE 754 Special Values | 474 | | 14.1.7 IEEE 754 Rounding Types | 476 | | 14.1.8 Other Capabilities of the IEEE 754 Standard | 477 | | 14.2 IEEE 754 Base Conversions | 478 | | 14.2.1 Converting from Decimal into IEEE 754 Single-Precision Numbers | 478 | | 14.2.2 Converting from IEEE 754 Single-Precision Numbers into Decimal | 481 | | 14.3 FLOATING-POINT ARITHMETIC | 482 | | 14.3.1 Addition and Subtraction of IEEE 754 Numbers | 482 | | 14.3.2 Multiplication and Division of IEEE 754 Numbers | 490 | | 14.4 Floating-Point Modeling in Verilog | 496 | | 14.4.1 Modeling Floating-Point Addition in Verilog | 496 | | 14.4.2 Modeling Floating-Point Subtraction in Verilog | 501 | | 14.4.3 Modeling Floating-Point Multiplication in Verilog | 505 | | 14.4.4 Modeling Floating-Point Division in Verilog | 508 | | APPENDIX A: LIST OF WORKED EXAMPLES | 515 | | APPENDIX B: CONCEPT CHECK SOLUTIONS | 521 | | INDEX | 523 |